发明名称 Fast scan GRA cell circuit
摘要 A GRA cell used in logic for digital systems has a master/slave latch circuit which has a L1 master latch circuit and an L2 slave latch circuit. The L1 master latch circuit having a first cross-coupled portion and a complementary write circuit coupled to the slave latch and having scan-in port coupled to pass a scan-in signal to an L1 pass gate NFET transistor. An A-Clock terminal port is connected to the L1 pass gate NFET transistor. The L2 slave latch's input is an output from the L1 master latch circuit. This L2 slave latch includes a second cross-coupled portion and a complementary write circuit. The L2 slave latch circuit is coupled to receive a signal resulting from the scan-in signal via said L1 latch circuit and an L2 pass gate NFET transistor for testing of said master/slave latch circuit. A B-Clock terminal is connected to the L2 pass gate NFET transistor. This allows testing to be used with the single NFET pass gate transistors for each latch. In order to reduce soft errors and required voltage and increase scan speed both L1 and L2 latch clock inputs during a scan function are connected respectively to their respective NFET pass gate transistors and to the source of their respective NFET feedback NFET transistor's circuit's source. During a test scan the pass gate and source of a feedback NFET transistor are coupled to their respective input clocks. The latch signal of each of said L1 master latch circuit and said L2 slave latch circuit receive their respective A-Clock and B-Clock signals, and turning each feedback NFET transistor fully on during one clock cycle and fully off during another portion of a clock cycle allows a very fast scan to be used during testing and diagnostic inspection of the circuit cell.
申请公布号 US5748643(A) 申请公布日期 1998.05.05
申请号 US19960690609 申请日期 1996.07.31
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 PELELLA, ANTONIO RAFFAELE;LIU, PETER TSUNG-SHIH;SCHARFF, GERARD JOSEPH
分类号 C07K14/655;G01R31/3185;(IPC1-7):G01R31/28 主分类号 C07K14/655
代理机构 代理人
主权项
地址