发明名称 A method and apparatus for decoding video data
摘要 <p>A battery-powered computing system (20) including video decoding capability, particularly as pertinent to the H.263 standard, is disclosed. The system (20) includes a main integrated circuit (30) having an on-chip central processing unit (CPU) (32) and on-chip shared memory (33) for the temporary buffering of video image data that is retrieved and generated during the video decoding process. The CPU (32) is programmed to perform a combined P and B prediction process upon a previously predicted P frame (PT-1), with accesses to internal buffers in shared memory (33) instead of to main memory (40). Preferably, inverse transform processes also access shared memory (33) rather than main memory (40). The combined P and B prediction process preferably handles unrestricted motion vectors using edge pixels (Pedge) stored in an edge buffer (44e) in the on-chip memory (33), by modifying motion vector components (MVx, MVy) that point outside of the displayable video image, and retrieving the corresponding edge pixels (Pedge) from the edge buffer in this event. The on-chip memory (33) preferably also includes a buffer (NEWBFR) for storing current predicted P blocks, such that the previous predicted P frame (PT-1) and the current predicted P frame (PT) can share the same memory space (old/newframe). The power requirements of the video decoding process are thus much reduced, as memory accesses to large, off-chip, main memory (40) are limited. <IMAGE></p>
申请公布号 EP0838956(A2) 申请公布日期 1998.04.29
申请号 EP19970308431 申请日期 1997.10.23
申请人 TEXAS INSTRUMENTS INC.;IMEC (INTERUNIVERSITY MICROELECTRONICS CENTER) VZW 发明人 KAPOOR, BHANU;NACHTERGAELE, LODE;CATTHOOR, FRANCKY;JANSSENS, STEFAN
分类号 H04N7/32;H04N7/26;H04N7/36;H04N7/50;(IPC1-7):H04N7/50 主分类号 H04N7/32
代理机构 代理人
主权项
地址