发明名称 Apparatus and method for regulating power consumption in a digital system
摘要 An apparatus and method are disclosed for regulating power consumption in a digital system of the kind including at least one triggerable functional block that consumes more power when triggered than when not triggered. In an embodiment for use with a digital system that includes a pipeline of such triggerable functional blocks, a state machine sequentially applies trigger pulses to each of the functional blocks in the pipeline whenever the output of an OR gate is asserted. It does so by generating a series of enable signals that are used to gate a clock signal to the trigger inputs of the functional blocks. The state machine includes a series of storage devices having outputs. Outputs of the storage devices are used to provide the enable signals. The inputs of the OR gate are coupled to a start signal that indicates when the functional blocks should be triggered to process data, and also to a dummy start signal that indicates when the functional blocks should be triggered to maintain power consumption. Outputs from the storage devices are also used to indicate the number of times the pipeline has been triggered during a recent number of clock cycles. A programmable register is used to store a data value corresponding to the minimum desired level of power consumption for the pipelined functional blocks. The dummy start signal is generated by combinational logic whose inputs include the outputs of the storage devices and the data value. Because the minimum desired level of power consumption may be programmed by the user, thermal characterization and balancing of step load with average power are facilitated.
申请公布号 US5740087(A) 申请公布日期 1998.04.14
申请号 US19960656125 申请日期 1996.05.31
申请人 HEWLETT-PACKARD COMPANY 发明人 SMENTEK, DAVID R.;HEIKES, CRAIG A.;MILLER, JR., ROBERT H.
分类号 G06F1/32;G06F9/38;(IPC1-7):G06F1/00 主分类号 G06F1/32
代理机构 代理人
主权项
地址