发明名称 Adaptive frequency synthesizer for synchronization
摘要 The present invention pertains to a clock generator that provides a plurality of dock outputs, each of which can be synchronized from one of several possible sets of references. Multiple frequency synthesizers are used to generate the clocks at the desired frequencies. These frequency synthesizers operate on the principle of dividing a supplied reference dock by an integer (I), plus a ratio (R/M), whereby there are approximately I plus (R/M) input clock cycles per output clock cycle. The output of a frequency synthesizer is a train of pulses with its duration equal to the period of the reference clock and at a rate equal to N/D=1/(I+R/M) times the reference clock rate. In order to generate an output signal with a more uniform duty cycle, the pulse train drives a toggle select circuit. The function of the toggle select circuit is to remove half of the phase quantization due to the limited frequency resolution of the reference dock. This is accomplished by selecting between the rising edge output of the toggle versus a falling edge delayed version of that same signal.
申请公布号 AU3595797(A) 申请公布日期 1998.04.14
申请号 AU19970035957 申请日期 1997.07.03
申请人 SILICON GRAPHICS, INC. 发明人 MICHAEL K. POIMBOEUF;THEODORE A. MARSH;DANNY T. LEE;KEITH KAM SHUN LEE
分类号 G06F1/06;H03B21/02;H03K5/15;H03K5/156;H03L7/00 主分类号 G06F1/06
代理机构 代理人
主权项
地址