发明名称 Data processing system having a memory with both a high speed operating mode and a low power operating mode and method therefor
摘要 A data processing system having a memory with a low power operating mode and a method of operation is described. An static random access memory (SRAM) (18) having a low power operating mode is provided for a data processing system (10). A programmable control bit is used for switching the SRAM (18) from a one clock cycle operating mode to a two clock cycle, or low power, operating mode. Initially, during the two cycle operating mode, only a bus interface unit (41) is active. During the first cycle, an address is compared to determine if the address is a valid address. If the address is valid, address decoders (42) are enabled, and a data transfer is completed on the second clock cycle. If the address is not valid, the address decoders (42) remain disabled and memory array (43) remains in a quiescent state consuming minimum power. During one cycle mode, the SRAM (18) decodes every address in order to respond in one clock cycle to a valid address.
申请公布号 US5737566(A) 申请公布日期 1998.04.07
申请号 US19930169103 申请日期 1993.12.20
申请人 MOTOROLA, INC. 发明人 SPARKS, ROBERT WAYNE;HARWOOD, III, WALLACE BAKER;JEW, THOMAS;EIFERT, JAMES BRADLEY
分类号 G06F12/00;G11C8/00;G11C11/418;(IPC1-7):G06F12/00;G06F13/00 主分类号 G06F12/00
代理机构 代理人
主权项
地址