发明名称 APPARATUS AND METHOD FOR ASYNCHRONOUSLY DELIVERING CONTROL ELEMENTS WITH A PIPE INTERFACE
摘要 A microprocessor system which includes a processor unit with system memory and a separate buffer memory, one or more subsystem adapter units with memory, optional I/O devices which may attach to the adapters, and a bus interface. The memory in the processor and the memory in the adapters are used by the system as a shared memory which is configured as a distributed FIFO circular queue (a pipe). Unit to unit asynchronous communication is accomplished by placing control elements on the pipe which represent requests, replies, and status information. The units send and receive control elements independent of the other units which allows free flowing asynchronous delivery of control information and data between units. The shared memory can be organized as pipe pairs between each pair of units to allow full duplex operation by using one pipe for outbound control elements and the other pipe for inbound control elements. The control elements have standard fixed header fields with variable fields following the fixed header. The fixed header allows a common interface protocol to be used by different hardware adapters. The combination of the pipe and the common interface protocol allows many different types of hardware adapters to asynchronously communicate, resulting in higher overall throughput due to lower interrupt overhead.
申请公布号 CA2025711(C) 申请公布日期 1998.03.31
申请号 CA19902025711 申请日期 1990.09.19
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BONEVENTO, FRANCIS MICHAEL;THOMAS, EUGENE MITCHELL;MCGOVERN, JOSEPH PATRICK
分类号 G06F15/16;G06F5/06;G06F13/42;(IPC1-7):G06F13/14 主分类号 G06F15/16
代理机构 代理人
主权项
地址