发明名称 DRAM COB bit line and moat arrangement
摘要 A DRAM uses arcuate moats 18 and wavy bit lines 28, 30 for the array of memory cells. A bit line contact 20 occurs at the apex of the moat and storage node contacts 22, 24 occur at the ends of legs 40, 42 extending from the apex. The wavy bit lines have alternating crests 32, 36 and troughs 34, 38. The bit lines are arranged over the moats with the troughs of each bit line overlying and contacting the apexes of each moat and the crests avoiding any moat. The crests and troughs of the bit lines are offset from one another. In a half-pitch pattern, the troughs of one bit line lie adjacent to the crests of the next bit line. The moats are concave between the legs and the angle between the legs is between about 140 and 170 degrees. The angle between the crests and troughs of the bit lines is between about 110 and 160 degrees. In one embodiment, the central portion 70 between the areas surrounding the storage node contacts is about 10% wider than the areas surrounding the storage node contacts.
申请公布号 US5734184(A) 申请公布日期 1998.03.31
申请号 US19960770883 申请日期 1996.12.20
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 ANDOH, KATSUYOSHI;MIYAI, YOICHI;MOROI, MASAYUKI;BOKU, KATSUSHI
分类号 H01L21/8242;H01L27/108;(IPC1-7):H01L27/108;H01L29/76;H01L29/94;H01L31/119 主分类号 H01L21/8242
代理机构 代理人
主权项
地址