发明名称 System for controlling task execution in a host processor based upon the maximum DMA resources available to a digital signal processor
摘要 A multi-media user task (host) computer is interfaced to a high speed DSP which provides support functions to the host computer via an interprocessor DMA bus master and controller. Support of multiple dynamic hard real-time signal processing task requirements are met by posting signal processor support task requests from the host processor through the interprocessor DMA controller to the signal processor and its operating system. The signal processor builds data transfer packet request execution lists in a partitioned queue in its own memory and executes internal signal processor tasks invoked by users at the host system by extracting signal sample data from incoming data packets presented by the interprocessor DMA controller in response to its execution of the DMA packet transfer request queues built by the signal processor in the partitioned queue. Processed signal values etc. are extracted from signal processor memory by the DMA interprocessor controller executing the partitioned packet request lists and delivered to the host processor. A very large number of packet transfers in support of numerous user tasks and implementing a very large number of DMA channels is thus made possible while avoiding the need for arbitration between the channels on the part of the signal processor or the host processor.
申请公布号 US5724587(A) 申请公布日期 1998.03.03
申请号 US19950474713 申请日期 1995.06.08
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CARMON, DONALD EDWARD;CROUSE, WILLIAM GEORGE;WARE, MALCOLM SCOTT
分类号 G06F9/50;G06F13/28;G06F17/10;(IPC1-7):G06F9/00;G06F12/00 主分类号 G06F9/50
代理机构 代理人
主权项
地址