发明名称 Method for fabricating double silicide gate electrode structures on CMOS-field effect transistors
摘要 A method is described for fabricating field effect transistors (FETs) having double silicide gate electrodes and interconnecting lines for CMOS circuits. The method reduces the IR voltage drops and RC time delay constants, and thereby improves circuit performance. The method consists of forming FETs having gate electrodes and interconnecting lines from a multilayer made up of a doped first polysilicon layer, a first silicide layer (WSi2), and a doped second polysilicon layer. After patterning the multilayer to form the gate electrodes, a titanium (Ti) metal is deposited and annealed to form a second silicide layer on the gate electrodes, and simultaneously forms self-aligned Ti silicide contacts on the source/drain areas. The latitude in overetching the contact openings in an insulating (PMD) layer to the gate electrodes extending over the field oxide area is increased, and the contact resistance (Rc) is reduced because of the presence of the WSi2 below the contact openings, even if the Ti silicide is completely removed during the contact etching.
申请公布号 US5723893(A) 申请公布日期 1998.03.03
申请号 US19960656991 申请日期 1996.05.28
申请人 TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. 发明人 YU, DOUGLAS CHEN-HUA;TSENG, PIN-NAN
分类号 H01L21/28;H01L21/285;H01L21/336;H01L23/485;H01L29/49;(IPC1-7):H01L29/76;H01L29/56 主分类号 H01L21/28
代理机构 代理人
主权项
地址