发明名称 Frequency multiplier and semiconductor integrated circuit employing the same
摘要 A frequency multiplier has a delay circuit consisting of delay units each having a delay time and being connected in series to sequentially delay an input clock signal, a pulse width detector for measuring and storing the width of a pulse of the input clock signal according to the outputs of the delay units, a first selector for selecting one of the outputs of the delay units according to the output of the pulse width detector, a second selector for selecting one of the inverted outputs of the delay units according to the output of the pulse width detector, and first and second output flip-flops. The first and second output flip-flops are reset according to the outputs of the first and second selectors and are set in response to rising and falling edges of the input clock signal, to generate a frequency-multiplied clock signal.
申请公布号 US5721501(A) 申请公布日期 1998.02.24
申请号 US19960684713 申请日期 1996.07.22
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 TOYODA, KENJI;SETOGAWA, JUN
分类号 H03K5/00;(IPC1-7):H03B19/00 主分类号 H03K5/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利