发明名称 Logic gate having transmission gate for electrically configurable device multiplexer
摘要 A 4x1 multiplexer for an electrically configurable device uses novel logic gates to logically combine outputs from two SRAM memory cells to control pass gates between the multiplexer signal inputs and a multiplexer output. Each logic gate has three transistors. A complementary NMOS/PMOS pair of transistors defines a transmission gate. The gate of the NMOS transistor defines a first logic-gate input, while the gate of the PMOS transistor defines a second logic-gate input. Their sources are coupled and cooperatively define a third logic-gate input. Their drains are coupled and cooperatively define the logic-gate output. A third transistor, with its gate tied to the third input, couples the logic-gate output to ground when the transmission gate is OFF. The first and second logic-gate inputs are respectively coupled to complementary outputs of one memory cell, while the third logic gate input is coupled to an output of the other memory cell. The memory cells are "pumped" so that their output voltages are at least an NMOS transistor threshold voltage above the maximum signal level at the multiplexer signal inputs. When a logic gate activates its respective pass gate, the pass gate activation voltage is sufficiently high that the pass gate output has the same maximum voltage as the pass gate input. This permits agile tracking of the selected input signal by the multiplexer input, providing high device performance. The logic gates do not require power to be routed to them and require only three transistors each, compared to four for conventional NOR gates. Thus, the present invention achieves high performance while conserving precious integrated circuit area and reducing routing complexity.
申请公布号 US5719507(A) 申请公布日期 1998.02.17
申请号 US19970803686 申请日期 1997.02.24
申请人 XILINX, INC. 发明人 MEHROTRA, ALOK
分类号 H03K19/173;(IPC1-7):H03K19/094 主分类号 H03K19/173
代理机构 代理人
主权项
地址