发明名称 Neural semiconductor chip and neural networks incorporated therein
摘要 A base neural semiconductor chip (10) including a neural network or unit (11(#)). The neural network (11(#)) has a plurality of neuron circuits fed by different buses transporting data such as the input vector data, set-up parameters, and control signals. Each neuron circuit (11) includes logic for generating local result signals of the "fire" type (F) and a local output signal (NOUT) of the distance or category type on respective buses (NR-BUS, NOUT-BUS). An OR circuit (12) performs an OR function for all corresponding local result and output signals to generate respective first global result (R*) and output (OUT*) signals on respective buses (R*-BUS, OUT*-BUS) that are merged in an on-chip common communication bus (COM*-BUS) shared by all neuron circuits of the chip. In a multi-chip network, an additional OR function is performed between all corresponding first global result and output signals (which are intermediate signals) to generate second global result (R**) and output (OUT**) signals, preferably by dotting onto an off-chip common communication bus (COM**-BUS) in the chip's driver block (19). This latter bus is shared by all the base neural network chips that are connected to it in order to incorporate a neural network of the desired size. In the chip, a multiplexer (21) may select either the intermediate output or the global output signal to be fed back to all neuron circuits of the neural network, depending on whether the chip is used in a single or multi-chip environment via a feed-back bus (OR-BUS). The feedback signal is the result of a collective processing of all the local output signals.
申请公布号 US5717832(A) 申请公布日期 1998.02.10
申请号 US19950488443 申请日期 1995.06.07
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 STEIMLE, ANDRE;TANNHOF, PASCAL;PAILLET, GUY
分类号 G06F15/18;G06N3/00;G06N3/04;G06N3/06;G06N3/063;(IPC1-7):G06F15/18;G06E1/00 主分类号 G06F15/18
代理机构 代理人
主权项
地址