发明名称 Clock synthesizer for low EMI applications
摘要 The object of the present invention is to provide a clock synthesizer IC which can produce clock signals with much lower radiated EMI. The clock synthesizer IC comprises: a forward programmable counter for dividing the frequency of input clock signals by M; a feedback programmable counter for dividing the frequency of input clock signals by N; a phase-frequency detector for accepting one input signal from said forward programmable counter and another from said feedback programmable counter, outputting two signals whose levels are determined by phase difference of said two input signals; a loop filter accepting the output signal of said phase-frequency detector and outputting a signal with high-frequency component filtered out; a voltage-controlled oscillator accepting the output signal of said loop filter and outputting a signal as the input signal of said feedback programmable counter and as the output signal of the whole clock synthesizer whose frequency is determined by input voltage; a programmable logic array, for controlling the dividing-number M and N of said forward programmable counter and said feedback programmable counter respectively. An up/down counter for controlling the dividing-number N of said feedback programmable counter in cooperation with said programmable logic array by way of dividing the binary representation of said dividing-number DnD(n-1) . . . D1D0 into two groups: Dn . . . Dk and D(k-1) . . . D0 and controlling them by said programmable logic array and said up/down counter respectively in which the time interval of transition of DnD(n-1) . . . D1D0 is determined by said up/down counter.
申请公布号 US5710524(A) 申请公布日期 1998.01.20
申请号 US19960629513 申请日期 1996.04.09
申请人 MYSON TECHNOLOGY, INC. 发明人 CHOU, CHUN-MING;HSIEH, JIA-DER;YANG, TSEN-SHAU
分类号 G06F1/08;H03B23/00;H03C3/09;H03L7/089;H03L7/197;(IPC1-7):H03L7/18 主分类号 G06F1/08
代理机构 代理人
主权项
地址