发明名称 SIGNAL PROCESSING CIRCUIT
摘要 <p>PROBLEM TO BE SOLVED: To always keep a good receiving state by placing a higher harmonic component reduction circuit in a signal processing circuit for suppressing the harmonic noises. SOLUTION: The harmonic component level is limited by a higher harmonic component reduction circuit 3 for the clock signal that has undergone its waveform shaping via a waveform shaper 2. Based on this clock signal, a CPU core part 4 performs the signal processing, according to the contents of a program ROM 5. The cut-off frequency of the circuit 3 is set at a level sufficiently higher than the frequency of the clock signal, to secure an operating margin and also set at a level sufficiently lower than the receiving frequency band of an equipment, including a receiving device for securing the attenuation of a higher harmonic component. Thus, it is possible to obtain a signal processing circuit which suppresses the undesired radiation and does not deteriorate the receiving performance by limiting the higher harmonic component level of the clock signal via the circuit 3.</p>
申请公布号 JPH1013260(A) 申请公布日期 1998.01.16
申请号 JP19960164588 申请日期 1996.06.25
申请人 MATSUSHITA ELECTRIC IND CO LTD 发明人 KOKUBU NOZOMI
分类号 H04B1/40;G06F1/04;H04B1/10;H04B1/16;H04B15/00;H04B15/04;H04J3/06;(IPC1-7):H04B1/10 主分类号 H04B1/40
代理机构 代理人
主权项
地址