发明名称 Double poly split gate PMOS flash memory cell
摘要 A P-channel MOS memory cell has P+ source and drain regions formed in an N-well. A thin tunnel oxide is provided between the well surface and an overlying floating gate. In one embodiment, the thin tunnel oxide extends over a substantial portion of the active region and the device. An overlying select and control gate is insulated from the floating gate by an insulating layer. The select and control gate including an elongated extension portion for preventing overprogramming of the circuit. The device is programmed via hot electron injection from the drain end of the channel region to the floating gate, without avalanche breakdown, which allows the cell to be bit-selectable during programming. Erasing is accomplished by electron tunneling from the floating gate to the N-well with the source, drain, and N-well regions equally biased. Since there is no high drain/well junction bias voltage, the channel length of the cell may be reduced without incurring and destructive junction stress.
申请公布号 US5706227(A) 申请公布日期 1998.01.06
申请号 US19950568544 申请日期 1995.12.07
申请人 PROGRAMMABLE MICROELECTRONICS CORPORATION 发明人 CHANG, SHANG-DE TED;TRINH, JAYSON
分类号 G11C16/04;H01L27/115;H01L29/423;H01L29/788;(IPC1-7):G11C11/34;G11C7/00 主分类号 G11C16/04
代理机构 代理人
主权项
地址