发明名称 Cyclic line coding apparatus for error detection and frame recovery
摘要 A modified cyclic line coding apparatus for error detection and frame recovery which generates a n-bit modified cyclic cord-word by use of k redundancy bits and partially scrambles the cyclic redundancy check bits using periodic scramble bits. The apparatus includes a transmitter including a modified cyclic redundancy generator unit for generating redundancy bits, a variable period sampled scrambler unit for partially scrambling the redundancy bits, a timing control unit for generating a timing signal, and a multiplexer unit for multiplexing input cell data in accordance with the timing signal. The apparatus also includes a receiver including a modified cyclic redundancy checker unit for outputting a block synchronization signal and sample bits when a block synchronization is detected, while outputting a synchronization error signal when no block synchronization is detected, a variable period sampled descrambler unit for generating descramble bits in accordance with the sample bits, a timing recovering unit for generating a timing signal, and a demultiplexer unit for demultiplexing the cell data in accordance with the timing signal. The apparatus can use various cell sizes, can stably receive the user information of cell data and can achieve an easy bit timing detection.
申请公布号 US5703882(A) 申请公布日期 1997.12.30
申请号 US19950571077 申请日期 1995.12.12
申请人 ELECTRONICS AND TELECOMMUNICATIONS RESEARCH INSTITUTE;KOREA TELECOMMUNICATION AUTHORITY 发明人 JUNG, HEE YOUNG;LEE, BHUM CHEOL;PARK, KWON CHUL
分类号 G06F11/00;G06F11/10;H03M13/00;H04L1/00;H04L7/04;H04L7/08;H04L12/56;H04L25/03;H04Q11/04;(IPC1-7):G06F11/10 主分类号 G06F11/00
代理机构 代理人
主权项
地址