发明名称 Row redundancy block architecture
摘要 Row redundancy control circuits which effectively reduce design space are arranged parallel to word direction and are arranged at the bottom of the redundancy block. This architecture change makes it possible to effectively lay out the redundancy control block by introducing (1) split-global-bus shared with local row redundancy wires, (2) half-length-one-way row redundancy-wordline-enable-signal wires which allows space saving, and (3) distributed wordline enable decoders designed to take advantage of the saved space. An illegal normal/redundancy access problem caused by the address versus timing skew has also been solved. The timing necessary for this detection is given locally by using its adjacent redundancy match detection. This allows the circuit to operate completely as an address driven circuit, resulting in fast and reliable redundancy match detection. In addition, a sample wordline enable signal (SWLE) is generated by using row redundancy match detection. One two-input OR gate allows the time at which SWLE sets sample wordline (SWL) to be the same as the time at which wordline enable (WLE) signal sets wordline (WL). The time at which SWLE sets SWL remains consistent regardless of mode, eliminating the existing reliability concern. This two-input OR gate combined with row redundancy match detection works as an ideal sample wordline enable generator.
申请公布号 US5691946(A) 申请公布日期 1997.11.25
申请号 US19960758783 申请日期 1996.12.03
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 DEBROSSE, JOHN;KIRIHATA, TOSHIAKI;WONG, HING
分类号 G11C11/401;G11C29/00;G11C29/04;H01L21/8242;H01L27/108;(IPC1-7):G11C5/06 主分类号 G11C11/401
代理机构 代理人
主权项
地址