发明名称 Two-part synchronization scheme for digital video decoders
摘要 A novel synchronization scheme for use in connection with digital signal video decoder comprises a pre-parser, a channel buffer, and a post-parser. The pre-parser synchronizes to a multiplexed system bitstream received from a fixed rate channel. The video bitstream component of a multiplexed system bitstream is then extracted and synchronized prior to being transferred bit-serially from the pre-parser to a channel buffer. The post-parser is coupled to the channel buffer and to a video decoder in a series configuration. The post-parser separates the various layers of video data from the video bitstream component. The post-parser performs a translation operation on the video bitstream component and converts the bitstream data into symbol data. The symbol data is subsequently processed by the video decoder so as to reconstruct an originally encoded picture or frame. Preferably, the multiplexed system bitstream data structure conforms to some format agreed upon among video digital businesses involved in transmission and reception. In accordance with one aspect of the present invention, the pre-parser and the post-parser operate independent of each other, and operate at different processing rates.
申请公布号 US5686965(A) 申请公布日期 1997.11.11
申请号 US19950529687 申请日期 1995.09.18
申请人 LSI LOGIC CORPORATION 发明人 AULD, DAVID R.
分类号 H04N11/04;H03M7/00;H04N7/08;H04N7/081;H04N7/26;H04N7/50;(IPC1-7):H04N7/12;H04N11/02 主分类号 H04N11/04
代理机构 代理人
主权项
地址