发明名称 Process for making and programming a flash memory array
摘要 A process for fabricating a high density memory array. N-type impurities are implanted in a p-type substrate to form continuous rails of diffusion that have a substantially flat contour. Each rail of diffusion defines a corresponding bit line. Each rail defines the source and drain region of each pair of adjacent memory array cells associated with the bit line. In one embodiment, multiple layers of polysilicon are utilized to form a control gate, a floating gate, a source and a drain. In another embodiment, multiple layers of polysilicon are utilized to form an auxiliary gate, a floating gate, a source and a drain. In both embodiments, the polysilicon layers self-aligned to substantially reduce polysilicon layer-overlap so as to minimize parasitic capacitances. Domino and Skippy Domino schemes are used to program and read the memory array cells. Programming may be implemented with channel hot-electron tunneling using relatively low programming voltages thereby realizing faster programming time and closer bit-line spacing.
申请公布号 US5681770(A) 申请公布日期 1997.10.28
申请号 US19960645726 申请日期 1996.05.14
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 OGURA, SEIKI;ROVEDO, NIVO;WONG, ROBERT C.
分类号 H01L21/8247;H01L27/115;H01L29/788;H01L29/792;(IPC1-7):H01L21/265;H01L21/824 主分类号 H01L21/8247
代理机构 代理人
主权项
地址