发明名称 SEMICONDUCTOR TRENCH ISOLATION WITH IMPROVED PLANARIZATION METHODOLOGY
摘要 An isolation technique is provided for improving the overall planarity of filled isolation regions relative to adjacent silicon mesas. The isolation process results in a silicon mesa having enhanced mechanical and electrical properties. Planarity is performed by repeating the steps of filling isolation trenches, patterning large area isolation trenches, and refilling isolation trenches to present an upper surface having indents which can be readily removed by a chemical-mechanical polish. The silicon mesa upper surface is enhanced by utilizing a unique set of layers stacked upon the silicon substrate, and thereafter patterning the substrate to form raised silicon surfaces, or mesas, having the stacked layers thereon. The patterned, stacked layers include a unique combination of dissimilar compositions which, when removed, leave a silicon mesa upper surface which is recessed below the adjacent, filled trenches. The patterned stacked layers incorporate a polysilicon and/or oxide buffer which prevents deleterious migration of nitrogen from the overlying nitride layer to the underlying silicon mesa upper surface.
申请公布号 WO9738442(A1) 申请公布日期 1997.10.16
申请号 WO1997US02438 申请日期 1997.02.14
申请人 ADVANCED MICRO DEVICES, INC. 发明人 HAUSE, FRED, N.;DAWSON, ROBERT;MAY, CHARLES, E.
分类号 H01L21/76;H01L21/3105;H01L21/762 主分类号 H01L21/76
代理机构 代理人
主权项
地址