发明名称 Selective low power clocking apparatus and method
摘要 A selective low power clocking apparatus and method is used to reduce power consumption by an electronic system or integrated circuit that is coupled to an external system via a system bus which is configured to selectively transmit or receive signals from the electronic system or integrated circuit. The electronic system or integrated circuit includes a plurality of sub-circuits or functional blocks. Each sub-circuit or functional block is configured to operate under control of a clock signal and further includes an apparatus for holding or rejecting the clock signal. Once each sub-circuit within the electronic system or integrated circuit rejects the clock signal, the clock signal to that sub-circuit is disabled. The arbiter circuit continuously monitors the system bus. Upon detecting that the external system needs to transmit or receive signals from the electronic system or integrated circuit, the arbiter re-enables the clock signal to the sub-circuits which are required for the transmission or reception.
申请公布号 US5677849(A) 申请公布日期 1997.10.14
申请号 US19950581480 申请日期 1995.12.20
申请人 CIRRUS LOGIC, INC. 发明人 SMITH, STEPHEN ARTHUR
分类号 G06F1/32;(IPC1-7):G06F1/32 主分类号 G06F1/32
代理机构 代理人
主权项
地址