发明名称 Central processing unit and an arithmetic operation processing unit
摘要 An arithmetic operation processing unit provided with an external program memory storing a high speed instruction group for executing a specific routine of arithmetic operations which require high speed execution is shown. The arithmetic operation processing unit comprises a start address register for holding a starting address of the specific routine of arithmetic operations and an end address register for holding an end address of the specific routine of arithmetic operations, an FIFO type RAM for storing microcodes obtained by decoding the high speed instruction group. The high speed instruction group stored in the program memory is sequentially read out by a first instruction execution control means from the start address to the end address and decoded into corresponding microcodes when a high speed instruction group decoding instruction is executed. The microcodes thus obtained are then stored in the FIFO type RAM. The microcodes thus stored in the FIFO type RAM are executed one for each clock when a high speed instruction group execution instruction is executed.
申请公布号 US5677859(A) 申请公布日期 1997.10.14
申请号 US19950382794 申请日期 1995.02.02
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 KANAYAMA, KENJIRO;HINATA, SEIJI;SHINODA, TOSHIYUKI;YABUTA, TADASHI
分类号 G06F9/30;G06F9/22;G06F9/302;(IPC1-7):G06F9/302 主分类号 G06F9/30
代理机构 代理人
主权项
地址