发明名称 Memory with isolatable expandable bit lines
摘要 The invention enables random read and write operations into cells in an array that contains connections from the memory cells that include at least one field effect transistor (FET transistor) to embedded bit line segments which are selectively isolatable and selectively expandable to achieve compactness of number of cell per unit area. In a given segment of the array a first select transistor is connected between a given embedded bit line segment and a first access bit line which functions as a path from a first reference voltage to the drain of a first FET memory transistor set when the first select transistor is turned off, and wherein the first access bit line functions as a path from the source of a second FET memory transistor set to a second reference voltage when the first select transistor is turned on. A second select transistor connected between the embedded bit line segment and a second bit line which functions as a path from said first reference voltage to the drain of a second Memory FET set when the second select transistor is turned off, and wherein said second bit line functions as a path from the source of the first Memory FET set to a second reference voltage when said first select transistor is turned on. The invention also reduces the diffusion isolation spacing between bit-lines by using shield transistors.
申请公布号 US5677867(A) 申请公布日期 1997.10.14
申请号 US19950497608 申请日期 1995.06.30
申请人 HAZANI, EMANUEL 发明人 HAZANI, EMANUEL
分类号 G11C11/56;G11C16/04;G11C16/08;G11C16/10;G11C29/50;H01L21/8247;H01L27/115;H01L29/423;H01L29/788;(IPC1-7):G11C13/00 主分类号 G11C11/56
代理机构 代理人
主权项
地址