发明名称 FUKUSUNOONCHITSUPUMEMORIBASUOSONAETADEETASHORISOCHI
摘要 <p>A microcomputer is disclosed which is specifically designed for computation-intensive applications. The microcomputer contains on-chip RAM and ROM, and has peripheral ports for access of external memory and input/output functions. The microprocessor has a central processing unit with a floating-point multiplier in parallel with an arithmetic logic unit, and uses a plurality of registers as multiple accumulators. The central processing unit further contains two auxillary arithmetic logic units, in parallel with one another, and which are each connected to a set of address lines in a memory bus; the two auxillary arithmetic logic unit thus generate two separate memory addresses in parallel. The memory bus also contains one set of data lines, connected to the RAM and ROM, and to the central processing unit. The on-chip RAM and ROM are responsive to the two sets of address lines in time-multiplexed fashion to provide memory access via data lines twice per system clock cycle. A second memory bus is also connected to the on-chip RAM and ROM, and to the peripheral ports, so that access to one of the memory elements via said first memory bus can occur simultaneously with, and independently from, access to another of said memory elements via said second memory bus. The on-chip memory and external memory are all mapped into a single memory address space, which allows simultaneous program and data fetches via the two memory buses, or a program and data fetch during the same cycle using the first time-multiplexed bus. Memory-mapped input and output functions are performed by on-chip peripherals, which are connected to a peripheral bus connected to one of the peripheral ports of the microcomputer. The peripheral bus allows for substantial flexibility relative to the configuration of the microcomputer.</p>
申请公布号 JP2659984(B2) 申请公布日期 1997.09.30
申请号 JP19880060154 申请日期 1988.03.14
申请人 TEKISASU INSUTORUMENTSU INC 发明人 SURENDAA ESU MAAGAA;JEIMUZU EFU HOTSUTSU;JERARUDO JII RIICHI;ERU REI SHIMAA JUNIA
分类号 G06F12/02;G06F9/32;G06F9/35;G06F12/06;G06F12/08;G06F13/16;G06F13/18;G06F13/28;G06F13/36;G06F15/78;(IPC1-7):G06F12/06 主分类号 G06F12/02
代理机构 代理人
主权项
地址