发明名称 Controlling FPLL polarity using pilot signal and polarity inverter
摘要 A biphase stable FPLL includes a polarity determination circuit that ascertains the lockup phase of the FPLL based upon the polarity of the pilot in the digital signal. A frequency lock circuit also determines from the recovered pilot when frequency lock has occurred and the polarity determination circuit is responsive thereto for inverting the phase of the incoming, or alternatively, of the outgoing signal, as determined in order to supply an output signal of predetermined polarity.
申请公布号 US5668498(A) 申请公布日期 1997.09.16
申请号 US19960645175 申请日期 1996.05.13
申请人 ZENITH ELECTRONICS CORPORATION 发明人 SGRIGNOLI, GARY J.
分类号 H03L7/087;H03L7/095;H04L27/06;(IPC1-7):H03D1/00 主分类号 H03L7/087
代理机构 代理人
主权项
地址