发明名称 METHOD OF MANUFACTURING A PIC (POWER INTEGRATED CIRCUIT) DEVICE, AND A PIC DEVICE MANUFACTURED BY SUCH A METHOD
摘要 <p>A deep diffusion of the back-gate region (16) provided in a self-aligned manner with respect to the gate electrode (12) is necessary in a DMOS transistor for obtaining a sufficiently high punch-through voltage between source (19) and drain (24). The combination of a comparatively heavy back-gate implantation and a light source implantation (17) and a heavy source implantation (19) with spacer (18) on the gate electrode, and the use of interstitial diffusion and accelerated diffusion owing to crystal damage render it possible to carry out said diffusion of the back-gate region at a comparatively low temperature, for example below 950 °C. This renders it possible to integrate a DMOST into, for example, standard VLSI CMOS where first δVth and channel-profile implantations are carried out, and subsequently the poly gates (13, 14) are provided, which means that a diffusion step at a temperature above 1,000 °C of long duration is no longer allowed. The effect may be enhanced in that the doping of the back-gate region is increased during the p-type LDD implantation of a p-channel MOS and/or the p-type well implantation of an n-channel MOS.</p>
申请公布号 WO1997033315(A1) 申请公布日期 1997.09.12
申请号 IB1997000114 申请日期 1997.02.13
申请人 发明人
分类号 主分类号
代理机构 代理人
主权项
地址