发明名称 High speed system for grey level image scaling, threshold matrix alignment and tiling, and creation of a binary half-tone image
摘要 <p>A system (60) converts a source image (10) of grey level pixel values into a destination image (18) of binary pixel values, the source and destination images (10, 18) having different levels of resolution. The system (60) includes a memory (86) which stores at least a portion of a row of source pixels, a corresponding row of a grey level threshold matrix (13) and a relative input index array (RIIA) (92) which employs a single index bit for each column of the destination image (18). Index bits are read from the memory (86)and placed in an index bit register (202), and N source pixel values are written into a source register (200). A scale logic circuit (212, 208) includes N destination image column outputs and is responsive to each index bit, to output one grey level source pixel on each output. An alignment switch (216, 218, 220, 222) is responsive to a clock input to provide N threshold pixel value outputs that are aligned with corresponding destination image pixels. A comparator (206) compares each source grey level pixel with a corresponding threshold pixel value and assigns a binary value in accordance with the comparison action. A controller (100) initially loads the registers with values from the memory (86) and then synchronously operates the system (60) to output, in parallel, N destination image binary pixel values per clock cycle. &lt;IMAGE&gt;</p>
申请公布号 EP0794655(A2) 申请公布日期 1997.09.10
申请号 EP19960113762 申请日期 1996.08.28
申请人 HEWLETT-PACKARD COMPANY 发明人 RUST, ROBERT A.;FUJII, DAVID B.
分类号 H04N1/387;G06T3/40;G06T5/00;H04N1/40;H04N1/405;(IPC1-7):H04N1/405 主分类号 H04N1/387
代理机构 代理人
主权项
地址