发明名称 Stress relaxation in dielectric before metalization
摘要 A new method of trench isolation incorporating thermal stress releasing voids is described. Two sets of narrow trenches are etched into the silicon substrate not covered by a photoresist mask wherein the second set of trenches alternate with the first set of trenches. The first set of trenches is filled with an insulating layer. A second insulating layer is deposited over the surface of the substrate and within the second set of trenches wherein said insulating layer has step coverage such that voids are formed and are completely enclosed within the second set of trenches completing the thermal stress releasing device isolation of the integrated circuit. The method of forming thermal stress released polysilicon gate spacers in an integrated circuit is described. Polysilicon gate electrodes are formed on the surface of the semiconductor substrate. Sucessive sidewalls are formed on the gate electrodes of thin silicon dioxide, silicon nitride, and silicon dioxide. The silicon nitride spacers are removed leaving trenches between the thin silicon dioxide sidewalls and the silicon dioxide spacers. A thin insulating material is deposited over the surface of the gate electrodes and the sidewalls with a step coverage such that the trenches between the thin oxidation and the silicon dioxide spacers are not filled by the thin insulating layer but are covered by the thin insulating layer leaving voids which complete the thermal stress released polysilicon gate spacer formation in the fabrication of an integrated circuit.
申请公布号 US5665632(A) 申请公布日期 1997.09.09
申请号 US19960608071 申请日期 1996.02.28
申请人 UNITED MICROELECTRONICS CORPORATION 发明人 LUR, WATER;HOUN, EDWARD
分类号 H01L21/308;H01L21/311;H01L21/336;H01L21/762;H01L21/763;(IPC1-7):H01L21/31;H01L21/764 主分类号 H01L21/308
代理机构 代理人
主权项
地址