发明名称 Current limiting during block writes of memory circuits
摘要 <p>A circuit and a method for limiting current during block write operations in memory integrated circuits such as graphics or video RAMs. A bias line for all sense amplifiers located between two memory sub-arrays is divided into independent segments connected to groups of sense amplifiers. Each segment is biased by a separate sense amplifier enable transistor. With much reduced loading, each enable transistor connected to a segmented bias line is significantly smaller in size. Thus, the sense amplifier crowbar or switching current is significantly reduced when writing a block of data of opposite polarity into a block of memory cells. &lt;IMAGE&gt;</p>
申请公布号 EP0790619(A2) 申请公布日期 1997.08.20
申请号 EP19960120216 申请日期 1996.12.17
申请人 COLWELL, ROBERT C. 发明人 PROEBSTING, ROBERT J.
分类号 G11C7/06;G11C11/409;G11C7/10;G11C11/401;H01L21/8242;H01L27/108;(IPC1-7):G11C7/06;G11C7/00 主分类号 G11C7/06
代理机构 代理人
主权项
地址