发明名称 System architecture for improved network input/output processing
摘要 A network input/output processing system for sending and receiving messages between a large scale computer system and associated communications networks. Executive operating system services provide access to a control table, an input queue, and an output queue stored in the computer system's main memory. A network input/output processor responds to requests by application programs, through a communications program, for receiving input from and sending output to a network, concurrently with requests to communicate with directly attached peripheral devices such as disk drives, tape drives, and printers. The network input/output processor receives initialization, reset, and termination requests via the control table. Requests to receive input are received from the input queue. Input data is stored into buffers as directed by the input request. Requests to send output are received from the output queue. Output data is read from the buffers as directed by the output request. Executive operating system services provide for control of input data transfers and output data transfers. Special purpose Instruction Processor instructions provide the capability to build control programs for processing input and output messages used by the network input/output processor to effect message transfers, thereby minimizing host instruction pathlength for communications I/O. The system architecture minimizes internal data copy between processes by using transferable buffers as communications buffers.
申请公布号 US5659794(A) 申请公布日期 1997.08.19
申请号 US19950414900 申请日期 1995.03.31
申请人 UNISYS CORPORATION 发明人 CALDARALE, CHARLES R.;HANCOCK, PETER J.;JOHNSON, DAVID R.;MALEK, ROBERT M.;MCBREEN, JAMES R.;MIKKELSEN, HANS C.;WITALKA, JEROME J.
分类号 H04L12/56;H04L29/06;H04L29/08;(IPC1-7):H01J3/00 主分类号 H04L12/56
代理机构 代理人
主权项
地址