发明名称 Resynchronization circuit for a memory system and method of operating same
摘要 A resynchronization circuit for processing a stream of data values read from a memory system, and a method of operating the same. The resynchronization circuit includes a first in, first out (FIFO) memory device, a phase locked loop circuit and a latency control circuit. The FIFO memory device receives a stream of data values and a first clock signal from the memory system. The data values are sequentially read into the FIFO memory device in response to the first clock signal. The phase locked loop circuit receives a second clock signal, and in response generates an output clock signal which leads in phase the second clock signal. The output clock signal is provided to the FIFO memory device to cause the data values to be sequentially read from the FIFO memory device. As a result, a stream of data values is generated which is synchronized with the second clock signal. The latency control circuit, which is coupled to the FIFO memory device, enables the data values to be read from the FIFO memory device after a selectable delay period which follows the initiation of the read operation from the memory system.
申请公布号 US5655113(A) 申请公布日期 1997.08.05
申请号 US19940270856 申请日期 1994.07.05
申请人 MONOLITHIC SYSTEM TECHNOLOGY, INC. 发明人 LEUNG, WINGYU;LEE, WINSTON;HSU, FU-CHIEH
分类号 G11C11/41;G06F3/00;G06F12/16;G06F13/16;G06F13/40;G11C7/00;G11C11/401;G11C11/407;G11C11/417;G11C29/00;G11C29/04;H04L25/02;(IPC1-7):G06F13/00 主分类号 G11C11/41
代理机构 代理人
主权项
地址