发明名称 DOKISHIKIDEETAJUSHINKAIRO
摘要 The synchronous data receiver circuit, after temporarily storing received data in a data memory having a large enough capacity to store at least two frames, detects a frame synchronization signal pattern with a pattern match circuit, then stores the message data alone of the received data in a data buffer, detects errors with a decoder and checks whether the detected frame synchronization signal pattern is the correct pattern of the frame synchronization signal or a wrong frame synchronization signal pattern contained in the message data. If it is the correct frame synchronization signal, the message data is sent to a data processing unit at the next stage or, if it is a wrong frame synchronization signal pattern, the frame synchronization signal pattern is checked again from the next data on.
申请公布号 JP2636210(B2) 申请公布日期 1997.07.30
申请号 JP19840127313 申请日期 1984.06.22
申请人 NIPPON DENKI KK 发明人 SATO OSAMU
分类号 H04L7/08;H04L7/04;H04L7/10 主分类号 H04L7/08
代理机构 代理人
主权项
地址