发明名称 Digital video camera with high-speed mode
摘要 <p>A digital video camera includes an addition circuit in which an offset set by a CPU is added to an output from an A/D converter. A clamp level calculation circuit calculates a clamp level on the basis of an average level of eight pixels included in each line within a back end OB (optical black) level detection area in a normal mode, or calculates a clamp level on the basis of an average level of two pixels included in each line within a front end OB level detection area in a quadruplication mode. A first subtraction circuit subtracts the clamp level from an output of the addition circuit so as to clamp the output of the addition circuit. An output of the first subtraction circuit is clipped at a zero-level by a zero-clipping circuit, and an output of the zero-clipping circuit is applied to a second subtraction circuit through a low-pass filter, whereby the same offset can be subtracted from the output of the zero-clipping circuit. &lt;IMAGE&gt;</p>
申请公布号 EP0784397(A2) 申请公布日期 1997.07.16
申请号 EP19970100350 申请日期 1997.01.10
申请人 SANYO ELECTRIC CO., LTD.;SONY CORPORATION 发明人 IDE, HIROKAZU;AKIO, KOBAYASHI;OKADA, HIDEFUMI;MURATA, HARUHIKO;KOBAYASHI, ATSUSHI;ISHIGAMI, TOMIO;NAITO, YASUHIKO
分类号 H04N5/16;H01L27/148;H04N5/243;H04N5/335;H04N5/347;H04N5/353;H04N5/355;H04N5/361;H04N5/369;H04N5/3728;H04N5/378;H04N9/04;(IPC1-7):H04N3/15 主分类号 H04N5/16
代理机构 代理人
主权项
地址