发明名称 Master-slave multiplex communication system and PLL circuit applied to the system
摘要 A sharp phase variation of a clock is suppressed when master/slave status of a first and second communication device is changed over. The first and second communication devices respectively include clock selection circuits and clock production circuits for producing a synchronous clock from the selected clock, respectively, and supply the selected clock as the synchronous clock to the other communication device which is a mating-side device. One of the first and the second communication devices is a reference selection side and becomes a slave side, and the other device is a mating synchronous clock selection side and becomes a master side. Respective data signals from the communication devices are bit multiplexed in a multiplexing device on the basis of the synchronous clock. The first communication device includes a delay circuit for delaying the mating-side synchronous clock by a phase difference between a clock transmitted from the selection circuit through the clock production circuit and a clock transmitted in the mating-side device from the selection circuit through the selection circuit and the clock production circuit. In this manner, both clocks inputted into the selection circuits are made synchronous by the delay processing, so that a sharp phase variation at the master/slave changeover is suppressed and the multiplexed output from the multiplexing device remains virtually undisturbed during a master/slave change over event.
申请公布号 US5648964(A) 申请公布日期 1997.07.15
申请号 US19950523360 申请日期 1995.09.05
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 INAGAKI, YOSHIO;TAKAMI, MASAYUKI;KATAOKA, MASAHIRO;SHIBAGAKI, TARO
分类号 H03L7/07;H03L7/093;H03L7/14;H04J3/06;H04L7/033;(IPC1-7):H04L7/08 主分类号 H03L7/07
代理机构 代理人
主权项
地址