发明名称 Integrated circuit I/O using a high performance bus interface
摘要 The present invention includes a memory device having a plurality of independently addressable memory sections, each of the memory sections is assigned a portion of the range of addresses. A plurality of address registers coupled to the plurality of the memory sections, each address register for storing information indicating a portion of the range of addresses that corresponds to one of the plurality of memory sections. One of the plurality of the address registers specifies that a zero portion of the range of the addresses is assigned to one of the plurality of memory sections if the at least one of the plurality of the memory sections is defective.
申请公布号 US5638334(A) 申请公布日期 1997.06.10
申请号 US19950448657 申请日期 1995.05.24
申请人 RAMBUS INC. 发明人 FARMWALD, MICHAEL;HOROWITZ, MARK
分类号 G06F1/10;G06F11/00;G06F11/10;G06F12/00;G06F12/02;G06F12/06;G06F13/16;G06F13/376;G11C5/00;G11C5/06;G11C7/10;G11C7/22;G11C8/00;G11C11/401;G11C11/407;G11C11/4076;G11C11/409;G11C11/4096;G11C29/00;(IPC1-7):G11C8/00 主分类号 G06F1/10
代理机构 代理人
主权项
地址