发明名称 Method and apparatus for making integrated circuits by inserting buffers into a netlist to control clock skew
摘要 The present invention discloses a method and an apparatus for making digital integrated circuits by considering ramp delay and clock skew as constraints while minimizing the number of inserted buffers and overall wire length connecting components for large clock trees. The invention includes developing a set of circuit specifications including maximum clock skew, minimum driveability, and maximum ramp delay. These specifications are described in a hardware description language on a digital computer system, and a netlist is synthesized from this hardware description. A modified netlist is then formed by analyzing the netlist and inserting buffers into it to satisfy the circuit specifications of skew, driveabilility, and ramp delay. Thereafter, a digital integrated circuit is produced as specified by the modified netlist.
申请公布号 US5638291(A) 申请公布日期 1997.06.10
申请号 US19940324049 申请日期 1994.10.14
申请人 VLSI TECHNOLOGY, INC. 发明人 LI, YING-MENG;ASHTAPUTRE, SUNIL V.;GREIDINGER, JACOB;HARTOOG, MARK R.;HOSSAIN, MOAZZEM M.;HUI, SIU-TONG
分类号 G06F17/50;(IPC1-7):G06F19/00 主分类号 G06F17/50
代理机构 代理人
主权项
地址