发明名称 INTEGRATED CIRCUIT SAMPLED-AND-HOLD PHASE DETECTOR WITH INTEGRATED CURRENT SETTING RESISTOR
摘要 A sample-and-hold phase detector comprises a first charge/discharge circuit for charging a first storage capacitor with a constant current for a duration corresponding to a phase difference between an input pulse and a reference pulse and discharging it after it is sampled. A first sample-and-hold circuit samples the voltage developed in the first storage capacitor to represent the phase difference between the input pulse and the reference pulse. A second charge/discharge circuit periodically charges a second storage capacitor with a constant current for a fixed time interval and discharges it after it is sampled. A second sample-and-hold circuit samples the voltage developed in the second storage capacitor. A current setting circuit, in which a current setting resistor is provided, is connected to both charge/discharge circuits to determine their constant charging currents. A differential integrator provides differential integration on the voltage from the second sample-and-hold circuit with respect to a reference voltage to control the current setting circuit in a feedback loop.
申请公布号 CA2075127(C) 申请公布日期 1997.05.20
申请号 CA19922075127 申请日期 1992.07.31
申请人 NEC CORPORATION 发明人 ICHIHARA, MASAKI
分类号 H03L7/091;H03D13/00;(IPC1-7):G01R27/00;G01R27/28 主分类号 H03L7/091
代理机构 代理人
主权项
地址