发明名称 Integrated circuit memory with double bitline low special test mode control from output enable
摘要 Circuitry for performing a special test of an integrated memory circuit is disclosed, where the special test requires driving of both bitlines associated with a column of memory cells to a selected logic level, such as ground. The special test is performed in a mode different from normal operation of the memory, and is useful in performing a write disturb test, and in performing stress tests of memory elements such as pass transistors in static random access memory cells. The special test is performed by generating an internal signal selecting the placement of both bitlines in one or more bitline pairs to the selected logic level. Circuitry is also disclosed which uses the output enable terminal, in the special test mode, for controlling the driving of both bitlines to the selected logic level, as the output enable terminal otherwise has no required function in this special test mode.
申请公布号 US5629943(A) 申请公布日期 1997.05.13
申请号 US19940251565 申请日期 1994.05.31
申请人 SGS-THOMSON MICROELECTRONICS, INC. 发明人 MCCLURE, DAVID C.
分类号 G11C29/02;G11C29/50;(IPC1-7):G11C29/00 主分类号 G11C29/02
代理机构 代理人
主权项
地址