发明名称 Parallel processing redundancy scheme for faster access times and lower die area
摘要 A parallel processing redundancy memory circuit. The circuit includes parallel data paths for regular memory columns and redundant columns. An input/output buffer is coupled to the parallel paths and receives I/O selection bits. In operation, address drivers simultaneously access both the regular memory and the redundant columns. The input/output buffer then selects the appropriate data path, as determined by the I/O selection bits, for writing or reading data.
申请公布号 US5627786(A) 申请公布日期 1997.05.06
申请号 US19950387018 申请日期 1995.02.10
申请人 MICRON QUANTUM DEVICES, INC. 发明人 ROOHPARVAR, FRANKIE F.
分类号 G11C29/00;(IPC1-7):G11C29/00 主分类号 G11C29/00
代理机构 代理人
主权项
地址