发明名称 Method of making an integration of high voltage lateral MOS devices in low voltage CMOS architecture using CMOS-compatible process steps
摘要 Region forming steps or interconnect-forming steps through which low voltage CMOS devices are formed in a semiconductor wafer are also employed to simultaneously form one or more regions or layers at selected sites of a substrate where high voltage devices are to be formed. Such selective modification of an already existing mask set designed for low voltage CMOS typography allows additional doping of the substrate or provision of further overlay material to accommodate the effects of high voltage operation of selected areas of the water and thereby effectively performs precursor tailoring or modification of those portions of the wafer where a high voltage condition will be encountered.
申请公布号 US5622878(A) 申请公布日期 1997.04.22
申请号 US19950474647 申请日期 1995.06.07
申请人 HARRIS CORPORATION 发明人 BEASOM, JAMES D.
分类号 H01L21/8234;H01L21/8238;H01L27/088;H01L29/423;H01L29/78;(IPC1-7):H01L21/265 主分类号 H01L21/8234
代理机构 代理人
主权项
地址