发明名称 Contrôle d'erreur dans des signaux d'information numériques présentant une redondance inhérente
摘要 <p>1,056,029. Checking arrangements. INTERNATIONAL BUSINESS MACHINES CORPORATION. Dec. 2, 1964 [Dec. 30, 1963], No. 48890/64. Heading G4A. Apparatus for indicating error in a digital signal in which the information is repeated completely at least once comprises a first comparing device for comparing the digits which correspond with one another and for indicating the number of pairs of inconsistent digits, a second comparing device for comparing, in accordance with a predetermined code, the digits which do not correspond, and an output device responsive to both comparing devices for indicating error in the signal. The code may be any Bose-Chaudhuri cyclic code, the particular embodiment using a singleerror-correcting Hamming code of six data bits and four parity check bits. Each bit is present in the message twice, in true and complement form respectively. The twenty bits of the message are stored in a buffer shift register 182 (Fig. 2B, not shown) from which the true bits are passed to a true shift register 200 (Fig. 2A, not shown) and the complement bits to a complement shift register 236 (Fig. 2E, not shown). Corresponding bits in these last two shift registers are compared in ten modulo-2 adders feeding inverters (Fig. 2C, not shown) the ten inverter outputs all going to each of three majority logic blocks which produce outputs if at least 1, 2 and 3 respectively of the inverters have produced outputs thus indicating the number of true-complement pairs containing an error. Four modulo-2 adders (Fig. 2A, not shown) perform parity checks on the true bits, the outputs of the adders being ORed together to produce a true error signal and also being supplied directly and after inversion to a set of ten AND gates the outputs of which insert ONES in corresponding stages of an errorcorrecting shift register 376 (Fig. 2B, not shown). Another four modulo-2 adders (Fig. 2E, not shown) perform parity checks on the complement bits, the adder outputs being ORed together to produce a complement error signal. If there are no errors the contents of the true shift register are shifted to an output line 387 (Fig. 2E, not shown). If there are errors in both true and complement bits, and an output from the " 1 " majority logic block but not from the " 2 " block, and also in the case where there is an output from the " 3 " block, an alarm is given indicating a non-correctable error and the output line is blocked. Otherwise, if there is a true error but no complement error, the contents of the complement shift register are shifted out, inverted, and passed to the output line, and if it is not the case that there is a true error and no complement error, the output line is supplied from a modulo-2 adder the two inputs to which are fed from the true shift register and the error-correcting shift register shifted out in synchronism. Thus the latter effectively inverts the erroneous bit in the former. Actually the true, complement and error-correcting shift registers are always shifted out together, but those outputs not required are blocked.</p>
申请公布号 FR1430958(A) 申请公布日期 1966.03.11
申请号 FR19640000020 申请日期 1964.12.28
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人
分类号 H03M13/19 主分类号 H03M13/19
代理机构 代理人
主权项
地址