发明名称 Hierarchical clocking system using adaptive feedback
摘要 A clocking system for complex electronic devices is created in an hierarchial manner whereby the master clock pulse is provided to a plurality of digital pulse aligners which in turn provide phase aligned clock signals at the field replaceable unit level to either a slave clock or a digital phase aligner. The slave clock or the digital phase aligner at the field replaceable unit level in turn provides an aligned clock pulse to a timing node on respective chips. A third level of the hierarchy provides similarly aligned pulses to individual using-circuits on the chips of the system. The digital phase aligner, aligning the output pulse at the timing node of the next level with the reference pulses being provided to the digital phase aligner at each level, insures that the timing pulses arriving at the utilizing circuits are synchronously aligned with clock pulses of the master clock. The system provides dramatic simplification of replacement of either field replaceable units or individual components within field replaceable units. The system is self-phasing and self-correcting to accommodate timing misalignments caused by any variations in the timing delays at all levels, thereby reducing the jitter that must be accommodated.
申请公布号 US5619158(A) 申请公布日期 1997.04.08
申请号 US19950516704 申请日期 1995.08.18
申请人 INTERNATIONAL BUSINESS MACHINES CORP. 发明人 CASAL, HUMBERTO F.;DAVIDSON, JOEL R.;LI, HEHCHING H.;LO, YUAN C.;NGUYEN, TRONG D.;SNYDER, CAMPBELL H.;THOMA, NANDOR G.
分类号 G06F1/10;(IPC1-7):H03K5/13 主分类号 G06F1/10
代理机构 代理人
主权项
地址