发明名称 FAULT TOLERANT MULTIPROCESSOR COMPUTER SYSTEM
摘要 A fault tolerant computer system includes at least two central processing units each having a cache memory and a parity error detector adapted to sense parity errors in blocks of information read from and write to cache and to issue a cache parity read or write error flag if a parity error is sensed. A system bus couples the CPU to a System Control Unit having a parity error correction facility, and a memory bus couples the SCU to a main memory. An error recovery control feature distributed across the CPU, a Service Processor and the operating system software is responsive to the sensing of a read parity error flag in a sending CPU and a write parity error flag in a receiving CPU in conjunction with a siphon operation for transferring the faulting block from the sending CPU to main memory via the SCU (in which given faulting block is corrected) and for subsequently transferring the corrected memory block from main memory to the receiving CPU when a retry is instituted. <IMAGE>
申请公布号 KR970004514(B1) 申请公布日期 1997.03.28
申请号 KR19920009441 申请日期 1992.05.30
申请人 BULL HN INFORMATION SYSTEMS INC. 发明人 EDWARDS, DAVID S.;SHEUY, WILLIAM A.;CHANG, JIUYIH;INOSHITA, MINORU;TRUBISKY, LEONARD G.
分类号 G06F11/00;G06F11/10;G06F11/14;G06F11/22;G06F12/08;(IPC1-7):G06F11/00 主分类号 G06F11/00
代理机构 代理人
主权项
地址