发明名称 REGISTER ARCHITECTURE FOR A SUPER SCALAR COMPUTER
摘要 A super scalar computer architecture and method of operation for executing instructions out-of-order while managing for data dependencies, data anti-dependencies, and integrity of sequentiality for precise interrupts, restarts and hranch deletions. Multiple registers (12, 18) and tables (11) are used to rename and recycle source and destination addresses referenced to a general purpose register (16). Access to destination data in the general purpose register (16) is locked until the instruction associated with the data is fully executed. Renaming of both the source and destination registers avoids anti-dependency problems while integrity of sequentiality is maintained by ordered retirement of instruction results consistent with the order of the input instructions. The system and method operate with multiple input instructions and multiple execution units. The control words generated by the renaming of the source and destination registers differ insignificantly from the original instructions, obviating the practice of adding status and sequence information to processor control words. <IMAGE>
申请公布号 KR970004509(B1) 申请公布日期 1997.03.28
申请号 KR19930020072 申请日期 1993.09.28
申请人 INTERNATIONAL BUSINESS MACHINES CORP. 发明人 FARAYDON, KARIM
分类号 G06F9/30;G06F9/38;G06F15/16;(IPC1-7):G06F9/30 主分类号 G06F9/30
代理机构 代理人
主权项
地址