发明名称 Hybrid pattern self-testing of integrated circuits
摘要 A hybrid random pattern self-test approach is employed in an on-chip fashion to provide desired test signals to circuits on the chip. A simplified weighting circuit is shown to be effective even when only a single bit from a linear feedback shift register is employed for random signal generation. The reduction in linear feedback shift register size and associated weighting circuitry enables the apparatus to be much more readily usable in an on-product configuration thus resulting in significant initial and subsequent test circuit advantages.
申请公布号 US5612963(A) 申请公布日期 1997.03.18
申请号 US19950486100 申请日期 1995.06.07
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 KOENEMANN, BERND K. F.;WAGNER, KENNETH D.;WAICUKAUSKI, JOHN A.
分类号 G01R31/28;G01R31/3181;G01R31/3183;G06F11/27;(IPC1-7):G01R31/28 主分类号 G01R31/28
代理机构 代理人
主权项
地址