发明名称 SEGMENTED READ LINE CIRCUIT PARTICULARLY USEFUL FOR MULTI-PORT STORAGE ARRAYS
摘要 <p>A read line for a column of memory cells within an array is divided into a first read line segment, a first read buffer, and a second read line segment. Both the first and second read line segments occupy a single wiring channel. When reading a memory cell connected to the first read line segment, the level of the first read line segment is sensed by the first read buffer and conveyed to a column read output node by way of the second read line segment and an associated second read buffer. Alternatively, when reading a memory cell connected to the second read line segment, the first read buffer is disabled, thus adopting a high impedance output, and the level of the second read line segment is sensed by the second read buffer and conveyed to the column read output node. Each of the first and second read line segments have less capacitive loading than a single read line, which results in lower power and faster read access times. Further, when reading a memory cell coupled to the second read line segment, the first read line segment remains in a precharged state, conserving power even more. Consequently, when used as part of a multiport register file within a processor, power is reduced by implementing registers having a high frequency of reference as memory cells coupled to the second read line segment.</p>
申请公布号 WO1997009719(A1) 申请公布日期 1997.03.13
申请号 US1996011527 申请日期 1996.07.11
申请人 发明人
分类号 主分类号
代理机构 代理人
主权项
地址