发明名称 Semiconductor integrated circuit device
摘要 An increase in the GND resistance and a drop in the resistance against electromigration are minimized when the ground voltage lines for shunting are finely constituted by using an Al wiring of the same layer as the pad layer, owing to the employment of a layout in which the arrangement of connection holes 24, 26 in a pad layer connected to one (data line) of the complementary data lines and the arrangement of connection holes in a pad layer connected to the other one (data line bar) of the complementary data lines, are inverted from each other every two bits of memory cells in the SRAM along the direction in which the complementary data lines extend.
申请公布号 US5610856(A) 申请公布日期 1997.03.11
申请号 US19960610185 申请日期 1996.03.04
申请人 HITACHI, LTD.;HITACHI ULSI ENGINEERING CORP. 发明人 YOSHIZUMI, KEIICHI;HAGA, SATORU;IKEDA, SHUJI;MAKUTA, KIICHI;FUKAZAWA, TAKESHI
分类号 H01L27/04;H01L21/822;H01L21/8244;H01L27/11;(IPC1-7):G11C11/40 主分类号 H01L27/04
代理机构 代理人
主权项
地址