发明名称 Jitter reduction system in digital demultiplexers
摘要 An elastic read-write memory subassembly (EM, WP, WA, RP, RA), whose read clock (RCK) varies its frequency with a signal provided by a phase detector (PHC) as a function of the difference in time at which two pointers, for read (RP) and write (WP), take respective reference values reduces jitter in the read pointer (RP) by comparing at the instant at which the write pointer (WP) takes the write reference value it leads or lags by one write clock cycle (WCK) with respect to previous periods and, in the event this reference is increased or decreased in the same number of units, so that there is no abrupt change in the direct current component of the output signal of the phase detector (PHC); instead gradually and in fractions of the read reference, it is incremented or reduced in order to produce a smooth variation in the frequency of the read clock (RCK) that compensates the differences in net data output and input streams of the elastic memory (EM).
申请公布号 US5598445(A) 申请公布日期 1997.01.28
申请号 US19950412129 申请日期 1995.03.28
申请人 ALCATEL N.V. 发明人 CASTANO PINTO, FRANCISCO J.;RODRIGUEZ BEATO, JOSE V.
分类号 H04J3/07;(IPC1-7):H04L7/00;H04L25/36;H04L25/40 主分类号 H04J3/07
代理机构 代理人
主权项
地址