发明名称 Semiconductor apparatus manufacturing method employing gate side wall self-aligning for masking
摘要 The invention increases withstand voltage and current capacity of a DMOS portion simultaneously built in by the BiCMOS process. The manufacturing method for the DMOS portion is comprised of steps of forming an ion-implanted layer in a surface of a P-type well; forming a gate electrode; self-aligning a P-type base region by employing the P-type base formation process of the bipolar transistor and by using the gate electrode as a mask; forming a side wall on a side face of the gate electrode by employing the process for forming the LDD structure of the CMOS; and self-aligning an N+type source region by employing the process for forming the N+type source and the drain of the CMOS and by using the side wall as a mask. The effective channel length becomes longer by the side wall length and the rate of heavily doped channel portion to the total channel length becomes high. The manufacturing method effectively suppresses surface punch through by the high rate of the heavily doped channel portion and facilitates increasing withstand voltage and current capacity of the DMOS portion even when the total acceptor amount in the ion-implanted layer is insufficient.
申请公布号 US5591657(A) 申请公布日期 1997.01.07
申请号 US19940329943 申请日期 1994.10.26
申请人 FUJI ELECTRIC CO., LTD. 发明人 FUJISHIMA, NAOTO;NAGAYASU, YOSHIHIKO;KITAMURA, AKIO
分类号 H01L21/336;H01L21/8249;H01L27/06;H01L29/08;H01L29/10;H01L29/423;H01L29/78;(IPC1-7):H01L21/265;H01L21/70;H01L27/00 主分类号 H01L21/336
代理机构 代理人
主权项
地址