发明名称 PERFORMANCE DRIVEN BIST TECHNIQUE
摘要 A methodology for selecting an optimal group of flip-flops in a circuit design to be converted into BIST elements is disclosed which minimizes the performance degradation resulting from such conversion. In accordance with the present invention, the additional timing delays introduced into the circuit design resulting from each conversion of a flip-flop into a BIST element is incorporated into the selection of those flip-flops to be converted such that only those flip-flops which may be converted without any resultant timing violations are deemed suitable for conversion. A minimum group of these "suitable" flip-flops which breaks all of the logic cycles in the circuit is then selected for BIST conversion. Thus, selection methodologies in accordance with the present invention not only simultaneously minimizes the increase in silicon area due to BIST conversion while maximizing fault coverage, but also results in minimal performance degradation.
申请公布号 WO9641207(A1) 申请公布日期 1996.12.19
申请号 WO1996US04859 申请日期 1996.04.09
申请人 ADVANCED MICRO DEVICES, INC. 发明人 NJINDA, CHARLES, A.
分类号 G01R31/28;G01R31/3183;G01R31/3185;H01L21/822;H01L27/04;(IPC1-7):G01R31/318 主分类号 G01R31/28
代理机构 代理人
主权项
地址